flipflop
There are 20 repositories under flipflop topic.
piyalidas10/Quiz-Flip-Flop-Angular
Quiz game with Flip Flop animation in Angular 12
DevMajed/Digital-Logic_and-Design
Digital Logic Design using pen and paper to design with Analog discovery 2, and using Verilog for synthesizing. these are some of my junior year labs for Digital Electronics
Gnuhry/MLG
MeinKraft-Logik-Gatter
SuhailAhamed2000/FlipFlop
In electronics, a flip-flop is a special type of gated latch circuit. There are several different types of flip-flops. The most common types of flip flops are:TFF,DFF,JKFF,SRFF
YajanaRao/Verilog
Verilog Programs
Zannatul-Naim/Digital-System-Design
Digital System Design Lab Codes using Verilog
farif/SRLatch
SR Latch Design in Lustre
piyalidas10/Quiz-flipflop-with-One-Question
Quiz flipflop with One Question at a time and next, previous links in Angular 8
syedirfanx/digital-logic-design
CSE231 - Digital Logic Design.
abottegam/Digital-Stopwatch
Real time digital stopwatch design and FPGA implementation.
Abrar171041075/Digital-System-Design
This repository contains several VHDL codes of signal processing
ChandradithyaJ/24hrClock
A model of a 24hr clock using D flipflops and logic gates in Logisim
FarshidKeivanian/Optimization-of-JK-Flip-Flop-Layout-with-Minimal-Average-Power-of-Consumption-based-on-ACOR-Fuzzy-A
FuzzyACOR-Algorithm (Adaptive fuzzy metaheuristic based optimisation algorithm)
Ishikashah2510/Tic-Tac-Toe-Logisim-
Tic tac toe implementation using logisim
Myriam2002/Digital_lock_for_a_safe
Basic digital lock system for safes, employing logic gates 🔐
Shakil-RU/Verilog_HDL
"Verilog_HDL" repository contains hardware description language (HDL) code written in Verilog for various digital logic and electronic designs."
Steinwerfer777/FPGA-Projects-
This contains all of my FPGA projects using Intel Quartus Prime IDE with microprocessor hardware during University including test benches. Will update when I track more down.
Frankline-Sable/Asynchronous-Down-Counter-With-74LS112-
⏱ A counter whereby each flipflop output drives the CLOCK input of the next flipflop. It is asynchronous in that the flipflops do not change states in exact synchronism with the applied clock pulses. Its counts are descending
Mvrtn-design/TC-Dise-o_VHDL_de_sistemas_secuenciales
Diseño de un circuito secuencial con entrada de datos x de 1 bit, una entrada de reset y una entrada de reloj. El sistema es un detector de secuencia que genera una salida z de 1 bit con ‘1’ cuando los últimos cuatro bits recibidos en x son 0101. El circuito se diseña de diversas maneras, cada una de ellas con una descripción en VHDL
osho-agyeya/FASTEST-FINGER-FIRST
Fastest Finger First