Pinned Repositories
Design-and-Analysis-of-a-CMOS-Inverter-Using-the-Sky130PDK
msvsd4bitservoadc
OpenROAD-for-Low-cost-ASIC-design-and-Rapid-Innovation
This workshop was organised by IIT Guwahati collabarted with MeitY, NINE Labs, Electronics India.
Physical-Design
RTL-to-GDSII-ASIC-design-of-Counter
The objective is to take a simple counter design from the RTL (Register Transfer Level) stage to the GDSII format using Cadence tools with a 90nm Process Design Kit (PDK).. The tools used in this process include Xcelium for simulation and coverage analysis, Genus for synthesis, Innovus for physical design, and Pegasus/PVS for physical verification.
Signing-off-Timing-Analysis
KAMATHAM19's Repositories
KAMATHAM19/OpenROAD-for-Low-cost-ASIC-design-and-Rapid-Innovation
This workshop was organised by IIT Guwahati collabarted with MeitY, NINE Labs, Electronics India.
KAMATHAM19/Design-and-Analysis-of-a-CMOS-Inverter-Using-the-Sky130PDK
KAMATHAM19/RTL-to-GDSII-ASIC-design-of-Counter
The objective is to take a simple counter design from the RTL (Register Transfer Level) stage to the GDSII format using Cadence tools with a 90nm Process Design Kit (PDK).. The tools used in this process include Xcelium for simulation and coverage analysis, Genus for synthesis, Innovus for physical design, and Pegasus/PVS for physical verification.
KAMATHAM19/msvsd4bitservoadc
KAMATHAM19/Physical-Design
KAMATHAM19/Signing-off-Timing-Analysis