Pinned Repositories
32-Verilog-Mini-Projects
Implementing 32 Verilog Mini Projects. 32 bit adder, Array Multiplier, Barrel Shifter, Binary Divider 16 by 8, Booth Multiplication, CRC Coding, Carry Select and Carry Look Ahead Adder, Carry Skip and Carry Save Adder, Complex Multiplier, Dice Game, FIFO, Fixed Point Adder and Subtractor, Fixed Point Multiplier and Divider, Floating Point IEEE 754 Addition Subtraction, Floating Point IEEE 754 Division, Floating Point IEEE 754 Multiplication, Fraction Multiplier, High Radix Multiplier, I2C and SPI Protocols, LFSR and CFSR, Logarithm Implementation, Mealy and Moore State Machine Implementation of Sequence Detector, Modified Booth Algorithm, Pipelined Multiplier, Restoring and Non Restoring Division, Sequential Multiplier, Shift and Add Binary Multiplier, Traffic Light Controller, Universal_Shift_Register, BCD Adder, Dual Address RAM and Dual Address ROM
adaptive_clustering
A lightweight and accurate point cloud clustering method
async_fifo
A dual clock asynchronous FIFO written in verilog, tested with Icarus Verilog
cgnl-network.pytorch
Compact Generalized Non-local Network (NIPS 2018)
CortexM0_SoC
Cortex M0 based SoC
deeplearning-models
A collection of various deep learning architectures, models, and tips
digilent-xdc
A collection of Master XDC files for Digilent FPGA and Zynq boards.
TDC
Verilog implementation of a tapped delay line TDC
tdc-1
A Time to Digital Converter (TDC) on a Xilinx Virtex 5 FPGA.
TIFR_FPGA_TDC
Time to Digital Converter on an FPGA
XDWEIUSTC's Repositories
XDWEIUSTC/TIFR_FPGA_TDC
Time to Digital Converter on an FPGA
XDWEIUSTC/TDC
Verilog implementation of a tapped delay line TDC
XDWEIUSTC/tdc-1
A Time to Digital Converter (TDC) on a Xilinx Virtex 5 FPGA.
XDWEIUSTC/32-Verilog-Mini-Projects
Implementing 32 Verilog Mini Projects. 32 bit adder, Array Multiplier, Barrel Shifter, Binary Divider 16 by 8, Booth Multiplication, CRC Coding, Carry Select and Carry Look Ahead Adder, Carry Skip and Carry Save Adder, Complex Multiplier, Dice Game, FIFO, Fixed Point Adder and Subtractor, Fixed Point Multiplier and Divider, Floating Point IEEE 754 Addition Subtraction, Floating Point IEEE 754 Division, Floating Point IEEE 754 Multiplication, Fraction Multiplier, High Radix Multiplier, I2C and SPI Protocols, LFSR and CFSR, Logarithm Implementation, Mealy and Moore State Machine Implementation of Sequence Detector, Modified Booth Algorithm, Pipelined Multiplier, Restoring and Non Restoring Division, Sequential Multiplier, Shift and Add Binary Multiplier, Traffic Light Controller, Universal_Shift_Register, BCD Adder, Dual Address RAM and Dual Address ROM
XDWEIUSTC/adaptive_clustering
A lightweight and accurate point cloud clustering method
XDWEIUSTC/async_fifo
A dual clock asynchronous FIFO written in verilog, tested with Icarus Verilog
XDWEIUSTC/cgnl-network.pytorch
Compact Generalized Non-local Network (NIPS 2018)
XDWEIUSTC/CortexM0_SoC
Cortex M0 based SoC
XDWEIUSTC/deeplearning-models
A collection of various deep learning architectures, models, and tips
XDWEIUSTC/digilent-xdc
A collection of Master XDC files for Digilent FPGA and Zynq boards.
XDWEIUSTC/e200_opensource
The Ultra-Low Power RISC Core
XDWEIUSTC/fft-dit-fpga
Verilog module for calculation of FFT.
XDWEIUSTC/jeecg-boot
基于代码生成器的JAVA快速开发平台,开源界“小普元”超越传统商业开发平台!前后端分离架构:SpringBoot 2.x,Ant Design&Vue,Mybatis-plus,Shiro,JWT。强大的代码生成器让前后端代码一键生成,无需写任何代码! 引领新开发模式(OnlineCoding-> 代码生成-> 手工MERGE),帮助Java项目解决70%重复工作,让开发更关注业务逻辑,既能快速提高开发效率,帮助公司节省成本,同时又不失灵活性。
XDWEIUSTC/Kaggle_Titanic
the data and ipython notebook of my attempt to solve the kaggle titanic problem
XDWEIUSTC/pic
图片
XDWEIUSTC/python-pcl
Python bindings to the pointcloud library (pcl)
XDWEIUSTC/Radix-2-FFT
Verilog code for a circuit implementation of Radix-2 FFT
XDWEIUSTC/Serial-Communication-GUI-Program
PyQt, Serial Communication GUI Program, between 2 different hardwares
XDWEIUSTC/verilog-ethernet
Verilog Ethernet components for FPGA implementation
XDWEIUSTC/Verilog-Template