Pinned Repositories
Arm-Core
This is a list of central processing units based on the ARM family of instruction sets designed by ARM Ltd. and third parties, sorted by version of the ARM instruction set, release and name. In 2005, ARM provided a summary of the numerous vendors who implement ARM cores in their design.
ASIC-Design-Roadmap
The journey of designing an ASIC (application specific integrated circuit) is long and involves a number of major steps – moving from a concept to specification to tape-outs. Although the end product is typically quite small (measured in nanometers), this long journey is interesting and filled with many engineering challenges.
cv32e40p
CV32E40P is an in-order 4-stage RISC-V RV32IMFCXpulp CPU based on RI5CY from PULP-Platform
oh
Verilog library for ASIC and FPGA designers
ORCA
Multi-Voltage and Multi-Threshold Low Power Design Techniques for ORCA Processor Based on 32 nm Technology
RiscBEE
A Barry good RV32i Verilog implementation.
RST_CLK_CTRL
serv
SERV - The SErial RISC-V CPU
verilog_coding_guidelines
Zero-ASIC00's Repositories
Zero-ASIC00/Arm-Core
This is a list of central processing units based on the ARM family of instruction sets designed by ARM Ltd. and third parties, sorted by version of the ARM instruction set, release and name. In 2005, ARM provided a summary of the numerous vendors who implement ARM cores in their design.
Zero-ASIC00/ASIC-Design-Roadmap
The journey of designing an ASIC (application specific integrated circuit) is long and involves a number of major steps – moving from a concept to specification to tape-outs. Although the end product is typically quite small (measured in nanometers), this long journey is interesting and filled with many engineering challenges.
Zero-ASIC00/cv32e40p
CV32E40P is an in-order 4-stage RISC-V RV32IMFCXpulp CPU based on RI5CY from PULP-Platform
Zero-ASIC00/oh
Verilog library for ASIC and FPGA designers
Zero-ASIC00/ORCA
Multi-Voltage and Multi-Threshold Low Power Design Techniques for ORCA Processor Based on 32 nm Technology
Zero-ASIC00/RiscBEE
A Barry good RV32i Verilog implementation.
Zero-ASIC00/RST_CLK_CTRL
Zero-ASIC00/serv
SERV - The SErial RISC-V CPU
Zero-ASIC00/verilog_coding_guidelines