The following guide details instructions on the creation of modified DMA (attack) Firmware based on pcileech-fpga version 4.13.
If you know what you're doing check out extra Vivado Customisations
Tip
Video going over steps 1-4: https://www.youtube.com/watch?v=qOPTxYYw63E&ab_channel=RakeshMonkee
Easier method: cloning via 'shadow' config space
I don't like that there are people intentionally being vague, keeping information secret, or even misleading people to drive them away from being able to make their own firmware so that they end up buying 100s of dollars worth of custom firmware from other providers with no way to guarantee quality.
This guide uses a squirrel DMA card. Instead of using the Squirrel folder for the project, use the corresponding folder for your DMA card which will be found in the pcileech-fpga-master folder
-
35T: Squirrel
-
75T: EnigmaX1
-
100T: ZDMA
ACs : Anti Cheats
DMA : Direct Memory Access
TLP : Transaction Layer Packet
DSN : Device Serial Number
DW : Double Word | DWORD
Donor card : A card that will be used to get IDs/config space and will not be used on your main PC (Eg. PCIE Wifi card)
FPGA : Field Programmable Gate Array
-
(Don't expect this to work for Vanguard, Faceit, or ESEA in the guide's current state.
-
This guide does not detail how to set up software or change computer settings to accommodate DMA cards)
-
I recognise that there are a lot of methods that skirt around the current detection vectors but this guide covers trying to emulate a legitimate device 1:1 because this is the most future-proof/least likely to be detected in the future from my current understanding.
-
If you don't understand a single part of this guide, this guide is not for you as you will likely brick your card. Your best and safest bet is to buy a paid CFW making sure at the very least they have TLP emulation and hope for the best that it's a 1 of 1.
- Requirements
- Gathering the donor information
- Initial Customisation
- Vivado Project Customisation
- Other Config Space Changes
- TLP Emulation
- Building, Flashing & Testing
- A donor card (explained below)
- A DMA card of course
- A text editor, Visual Studio is used in this guide.
- Xilinx Vivado Will need to make an AMD account to download
- Pcileech-fpga Source code for custom firmware
- Arbor Will need to make an account to download the trial (14 days)
The trial can be extended by deleting the appropriate folder in your registry editor, I don't think I can tell you more than that though. - Alternative to Arbor, Telescan PE, this one's very similar and completely free but requires a manual review of your registration which can take a bit.
(Using a donor card will help us later on with TLP emulation to communicate with the device to start a driver for legitimacy)
Due to my limited testing and knowledge, I'll be using a network adapter for all examples continuing
(If you know what you are doing and understand the nuances, you can skip buying a donor card entirely, but for first timers I highly recommend this, way better to know you have a guaranteed-to-work product by spending $20 then sit on an alt for 2 weeks waiting for a delay ban to test your firmware)
It is suggested to use a cheap piece of hardware to get the IDs and then throw it out. These are used to emulate the DMA card. So don't get the IDs of any existing hardware in your computer and plug them into the firmware. ACs will most likely in the future if not already, detect 2 devices with 1:1 IDs and flag them
Go into Scan Options under the Local system tab and Press Scan/Rescan, the values selected by default are good enough for us. Go Into PCI Config and locate your network controller, scroll around in the decode section, and take note of the following things:
- Device ID
- Vendor ID
- Revision ID (will show as RevID)
- BAR0 Sizing Value(1/2/3/4/5 too if you have them)
Click on the square it's in to see the sizing info
My size is 16kb so record that
- Subsystem ID
- DSN(listed as Serial Number Register)
Note
If the Device Serial Number Capability Structure is not shown for your device, make a randomized string of byte-valid characters, 0 it out completely, or disable the capability altogether.
Combine your lower and upper DSN registers for our DSN configuration in step 3
For example, these are my values:
Serial Number Register (Lower DW): 68 4C E0 00
Serial Number Register (Upper DW): 01 00 00 00
Combine yours in the same format:
Lower DW + Upper DW = 68 4C E0 00 01 00 00 00
- We will still need Arbor later for our 0x40 and 0x60 blocks but it'd be convoluting to explain it here so keep it open
Once again due to limited knowledge, I'll be focusing on the PCIeSquirrel section of pcileech at the moment, sorry to those using other firmware.
- Open the PCIeSquirrel folder and head to this file
/PCIeSquirrel/src/pcileech_pcie_cfg_a7.sv
. Within this file use Ctrl+F and search the file forrw[20]
which should be on line 209 to find the master abort flag/auto-clear status register. Change the accompanying 0 to a 1. Before
After
Setting rw[21]
to a 1, allows the DMA card to access the CPU’s memory directly (DMA) or exchange TLPs with peer peripherals (to the extent that the switching entities support that)
- In the same file
pcileech_pcie_cfg_a7.sv
Ctrl+Frw[127:64]
which should be on line 215 to find your DSN field listed asrw[127:64] <= 64'h0000000101000A35; // cfg_dsn
, insert your Serial Number there as suchrw[127:64] <= 64'hXXXXXXXXXXXXXXXX; // cfg_dsn
preserving the 16-character length of the input field, if your DSN is shorter, insert zeroes as seen in the example image.
Before
After
this being my DSN
if your donor card didn't have a DSN, yours should look like
rw[127:64] <= 64'h0000000000000000; // +008: cfg_dsn
- Go ahead and save all the changes you've made
- Open Vivado and in the top menu, in the search query, search for tcl console and click on it.
The console should now open at the bottom of the application.
-
In the Tcl console, type in
pwd
to see the working directory. It should look something like thisC:/Users/user/AppData/Roaming/Xilinx/Vivado
-
cd to the PCIeSquirrel folder in the pcileech-fpga-master project folder. It should look something like this
C:\Users\user\Desktop\pcileech-fpga-master\PCIeSquirrel
. (Desktop is where my project folder is) If you get an error when trying to cd to your project directory, replace all the ''s with '/' -
Once you have PCIeSquirrel dir open, in the Tcl console type in
source vivado_generate_project.tcl -notrace
and wait for it to finish -
Once the project has been generated, Vivado should automatically open the
pcileech_squirrel.xpr
file. Keep it open on the side for a bit.
- Once inside Vivado, navigate to the "sources" box and navigate as such
pcileech_squirrel_top
>i_pcileech_pcie_a7 : pcileech_pcie_a7
then double click on the file with the yellow square labelledi_pcie_7x_0 : pcie_7x_0
.
- You should now be in a window called "Re-customize IP", in there, press on the
IDs
tab and enter all the IDs you gathered from your donor board, also note that the "SubSystem Vendor ID" Is just the same as your Vendor ID. (If your donor board is different from a network adapter you may have to adjust some settings in the "Class Code" section below as well.)
To check the class code of your donor card go back to Arbor > scan if needed, else > PCI config > set PCI view to Linear. Your card should be highlighted in green. There will also be a column header called Class. Match that with your card.
Tip
Want an easy "hidden in device manager" firmware? Simply set the class code to a variant of 060000/Bridge device
(doesn't work for every motherboard)
- Also go into the "BARs" tab and set the size value you gathered in step 2, note that the Hex Value shown is not meant to be the same as your bar address. You cannot edit this value.
the size of my bar was 16kb so 16kb is what you set it as
If the size unit is different change the size unit to accommodate the unit of the bar size
-
Press OK on the bottom right then hit "Generate" on the new window that pops up and wait for it to finish.
-
We will lock the core so that when Vivado synthesises and/or builds our project it will not overwrite some things and allow us to edit some things manually we could only do through the interface before, to do this, navigate to the "Tcl Console" located in the top right of the bottom box and enter into there
set_property is_managed false [get_files pcie_7x_0.xci]
, (to unlock it in the future for any purposes useset_property is_managed true [get_files pcie_7x_0.xci]
.)
Steps 5 and 6 are being actively researched and updated and therefore are not complete or final, proceed with caution
- In Vivado, navigate to
pcie_7x_0_core_top
as shown in the image, and use the magnifying glass in the top left of the text editor to search for these different lines to match them to your donor card
- Here is a list of variable names in the manual Vivado IP core config correlating to values we have confirmed to not break your firmware that you could change to match your donor cards that we've been able to match by name from Arbor. matched by capability, there is:
- (PM)
PM_CAP_VERSION
,PM_CAP_D1SUPPORT
,PM_CAP_AUXCURRENT
,PM_CSR_NOSOFTRST
- (MSI)
MSI_CAP_64_BIT_ADDR_CAPABLE
, - (PCIe)
PCIE_CAP_DEVICE_PORT_TYPE
,DEV_CAP_MAX_PAYLOAD_SUPPORTED
,DEV_CAP_EXT_TAG_SUPPORTED
,DEV_CAP_ENDPOINT_L0S_LATENCY
,DEV_CAP_ENDPOINT_L1_LATENCY
,LINK_CAP_ASPM_SUPPORT
,LINK_CAP_MAX_LINK_SPEED
,LINK_CAP_MAX_LINK_WIDTH
,LINK_CTRL2_TARGET_LINK_SPEED
- Fields that can be changed in different files or a GUI that I do not yet know about.
- (PM)
cfg_pmcsr_powerstate
- (PCIe)
corr_err_reporting_en
,non_fatal_err_reporting_en
,fatal_err_reporting_en
,no_snoop_en
,Link Status2: Current De-emphasis
- (PM)
- It is also advised that you change the block locations of the capabilities, this can be done by changing the following variables:
- Capability NEXT Pointers:
CAPABILITIES_PTR
,MSI_CAP_NEXTPTR
,PCIE_CAP_NEXTPTR
,PM_CAP_NEXTPTR
and - Capability Pointers:
MSI_BASE_PTR
,PCIE_BASE_PTR
,PM_BASE_PTR
On default pcileech firmware you can locate: PM at 0x40, MSI at 0x50, and PCIe at 0x60, The example will be changing them to PCIe at 0x40, PM at 0xC8 and MSI at 0xD0, but you can have them at any location really (e.g PCIe at 0x80, PM at 0xD0 and MSI at 0x90) since our computers can and will jump over the empty blocks, all you have to do is make sure the NEXTPTR
's line up to the next capability as explained below and that you take note of the capabilities sizes so they don't try to overlap.
- You need your NEXTPTRs lined up starting from your header at 0x00 and going up in the config blocks, for example:
- If I were to change my capabilities blocks around to
PCIe: 0x40 | PM: 0xC8 | MSI: 0xD0
I would simply assign their associatedBASE_PTR
variables as such to the same value. Always make to start at or above 0x40 as our header ends just before it and also make sure your base ptrs always end on 0, 4, or 8 such as 40, 44 68. - Secondly, I would also have to have my header capability pointer
CAPABILITIES_PTR
point to 40 (which it is by default) since it's our lowest/first to be read in this case, then thePCIE_CAP_NEXTPTR
will point to C8,PM_CAP_NEXTPTR
to D0 andMSI_CAP_NEXTPTR
to 00 to finalise it out, and always make sure it's in order from top to bottom as if you try to point backward in the config space your firmware will not work. (Extended capabilities such as AER, DSN, LTR, etc also require this configuration if you decide to put them in. But you do not point the regular capabilities into them as they are a separate 'set', besides that they follow the same pointer format as your regular capabilities.)
- If I were to change my capabilities blocks around to
Important
Once you have completed steps 1-5, you should, with 98% confidence, be good to go for BE, EAC, and any other anti-cheat that you can think of that isn't VGK, Faceit or ESEA For them your best bet would be lots of trial and error with emulating different devices, doing odd config space changes, and changing things around in pcileech, many will not reveal their methods unless they want it detected, so you are mostly on your own there unfortunately.
For now, see ekknod's bar controller config mainly from line 850-896 for an example
Notes to consider:
-
Either some classes of devices do not require drivers or have generic drivers automatically load which in either case bypasses some or all sophisticated ACs (e.g devices that use the same artix-7 chip as your card would.)
-
You don't need to thoroughly understand any coding language for this as complicated as this may seem, it's going to be just changing certain addresses
- You have two options for obtaining the register addresses for the device you're emulating, your options are:
- Navigate to this Wikipedia page that lists open-source/reverse-engineered drivers that you could take values from for your firmware
- Using a program of your choice (Recommend IDA Pro) to reverse engineer the driver for your donor card, you can find the location of the installed driver by navigating to your device in the device manager, going to Properties>Driver>Driver Details, and it should normally be the only .dll file in there. (Mind you intel does not release their sources without contractual obligation so good luck if you're adamant about them)
-
(to be done)
-
In Visual Studio head to
/src/pcileech_tlps128_bar_controller.sv
and use the template file in the repo to implement. (soon to come) -
(to be done, maybe latency/timing checks)
- https://fpgaemu.readthedocs.io/en/latest/infrastructure.html
- https://www.incibe.es/sites/default/files/2023-11/INCIBE-CERT_FIRMWARE_ANALYSIS_SCI_GUIDE_2023_v1.1.pdf
- https://docs.xilinx.com/v/u/en-US/pcie_blk_plus_ug341
- https://www.fpga4fun.com/PCI-Express4.html
- https://www.xillybus.com/tutorials/pci-express-tlp-pcie-primer-tutorial-guide-1
Caution
There is a good chance that on your first flash if you went about some of the more 'harder' to navigate steps it will mess something up, don't worry, and look at the troubleshooting below.
- Run
source vivado_build.tcl -notrace
in the tcl console to generate the file you'll need to flash onto your card
- You'll find the file in
pcileech_squirrel/pcileech_squirrel.runs/impl_1
named "pchileech_squirrel_top.bin"
- You'll find the file in
- Follow the steps on the official LambdaConcept guide for flashing REMINDER: ONLY FOR SQUIRREL
- Run a DMA speed test tool from your second computer (There is a link and download in the discord server) to verify your firmware is working and reading as it should be.
- Dump and compare the config space of your new firmware to the known signed pcileech default seen below to see if it's overly similar. You should most definitely be right about some values being the same, you have to think about the fact that apart from the serial number and maybe bar address, the configuration space of one type of (for example) network card is going to be the same across all of them. So as long as your new firmware's configuration space does not closely resemble the default, you have a legitimate device for all the ACs care. GLHF
This is the signature BE supposedly scan for in the config space of the PCIe device:
More info here
40: 01 48 03 78 08 00 00 00 05 60 80 00 00 00 00 00
60: 10 00 02 00 e2 8f XX XX XX XX XX XX 12 f4 03 00
("XX" are bytes that they do not care about)
Another form of detection that may or may not be implemented that could be blocking your firmware is reading your device history, this can be cleaned by following this post.
- If you mess up your CFW and your game PC won't fully "boot", be because of bios hang or other reasons, you will be able to flash new firmware onto it from your second computer if the card is still powered (normally indicated by LEDs). If your main computer won't stay powered on, you have to buy a PCIe riser that will allow you to power your DMA card without it 'communicating' (NOT RECOMMENDED: if a riser is unavailable you can hotplug the dma card in after your computers fully booted then flash the card, be warned however as there have been rare reports of motherboard corruptions due to this)
- There are flat-out some motherboards that will be incompatible with some firmware, what about them I know 0 about, the safest bet is to clone a device that you know already works on your machine.
- If your speed test prompts something along the lines of
tiny PCIe algorithm
, you have made a mistake somewhere in your configuration space. Your card will still function but reads will be slower than they should be which can severely impact performance. - Changing some functions below acceptable bounds most likely named something including payload/size/speed can also slow down the reading speed of your card. The best course of action is to set max read request/payload sizes to 4KB/highest available
- Some motherboards will simply be incompatible with some firmware, most reports have been on gigabyte mobos.
- Sometimes your firmware will allow your device to work but cause a massive slowdown then BSOD your computer if it tries to read it with Arbor or Device Manager. Unfortunately, I don't know exactly where you need to go wrong for this to happen so I recommend re-doing your whole firmware. I suggest keeping a stable firmware that works on your second computer in case this happens.
- Are your changes not saving when making a new .bin file? Try deleting your
pcileech_squirrel.runs
&pcileech_squirrel.cached
folder or even making and working in a new copy of the stock pcileech-fpga folder every new firmware as good practice
If you have any questions, problems with your firmware or suggestions, feel free to join my Discord for support.
Ulf Frisk for pcileech
Ekknod for his custom pcileech config(You may be able to use this as a base to start off of as well!)
Garagedweller's Unknown Cheats thread that inspired me to make this in the first place and whom I credit my interest in this topic to.
If you feel this guide has helped you enough to warrant a monetary donation, feel free to donate here:
USDT/trc20: 1BNVf49u5GMuHg8teDcnexChqzyHB4MB2T
LTC: MMxWW2n5pTbWoY9EakDaTiQ7HKBJy7sxDh
or just starring the repo helps immensely too <3
also sponsor the man who's making this all possible