eminfedar/fedar-e1-rv32i
5-Stage Pipelined RV32I RISC-V Core design in Verilog-2005. It has 32 GPIO pins and it is FPGA synthesible.
VerilogMIT
No issues in this repository yet.
5-Stage Pipelined RV32I RISC-V Core design in Verilog-2005. It has 32 GPIO pins and it is FPGA synthesible.
VerilogMIT
No issues in this repository yet.