/ethernet-fmc-zynq-gem

Example design for the Ethernet FMC using the hard GEMs of the Zynq

Primary LanguageTclMIT LicenseMIT

Zynq GEM Reference Designs for Ethernet FMC

Description

This project demonstrates the use of the Opsero Quad Gigabit Ethernet FMC. The design uses the GMII-to-RGMII IP core to connect the hard GEMs of the Zynq PS to the Ethernet FMC PHYs. The designs target both the Zynq and ZynqMP devices and are illustrated by the block diagrams below.

Zynq Design

Zynq GEM design block diagram

ZynqMP Design

ZynqMP GEM design block diagram

Important links:

Requirements

This project is designed for version 2022.1 of the Xilinx tools (Vivado/Vitis/PetaLinux). If you are using an older version of the Xilinx tools, then refer to the release tags to find the version of this repository that matches your version of the tools.

In order to test this design on hardware, you will need the following:

Target boards

Zynq boards

Zynq UltraScale+ MPSoC boards

Zynq UltraScale+ RFSoC boards

Build instructions

Contribute

We strongly encourage community contribution to these projects. Please make a pull request if you would like to share your work:

  • if you've spotted and fixed any issues
  • if you've added designs for other target platforms

Thank you to everyone who supports us!

About us

This project was developed by Opsero Inc., a tight-knit team of FPGA experts delivering FPGA products and design services to start-ups and tech companies. Follow our blog, FPGA Developer, for news, tutorials and updates on the awesome projects we work on.