A 26ps RMS time-to-digital converter (TDC) core for Spartan-6 FPGAs
Primary LanguageVerilog
No issues in this repository yet.