shariethernet/RPHAX
RPHAX provides a quick automation flow to develop and prototype hardware accelerators on Xilinx FPGAs. Currently, the framework has support for AXI-Stream IP with Single Master and Single Slave Template. The user can code the Hardware Accelerator in TL-Verilog/Verilog/System Verilog and use this flow to automatically package into an IP and create a Zynq based block design.
TclMIT
Stargazers
- admercs@nervosys
- amal-khailtash
- aolofssonZero ASIC Corporation
- ashokreddymeesala
- Badboy1307
- BalaDhineshIndian Institute of Technology Madras
- eycewind
- Intelectron6Texas Instruments
- karthiktudelftTU Delft QuTech
- LetMeSeeC
- NikhilShanmugam2524
- Panos26
- stevehooverRedwood EDA (@rweda, though most of our open source work is on gitlab)
- wxbbuaa2011UCAS
- Xenador77@tinyvision-ai-inc
- ZeHolyQofPowerPhase Sensitive Innovations